ijaers social
facebook
twitter
Blogger
google plus

International Journal of Advanced Engineering, Management and Science


Implementation of High Speed MAC VLSI Architectures, Based on High Radix Modified Booth Algorithm

( Vol-2,Issue-12,December 2016 )

Author(s): Pratibhadevi Tapashetti, Dr. Rajkumar B Kulkarni, Dr.S S Patil



Total View : 974
Downloads : 164
Page No: 2032-2039
ijaems crossref doiDOI:

Keywords:

Booth multiplier, MAC, High-speed, Radix, VLSI, Xilinx ISE, FPGA.

Abstract:

Now a day the multimedia communication and digital signal processing systems are increasing which demand for high speed, low power consumption and lower delay. Addition as well as Multiplication is one of the key features of such systems. It is thought to propose a new architecture of multiplication and accumulation unit for parallel processing for addition and multiplication. The proposed architecture uses modified booth algorithm, Wallace tree and carry save adder. Modified Booth algorithm is suggested to reduce the partial products and CSA is utilized for improving the design speed. The proposed design is developed, simulated and synthesized using Xilinx ISE showing the results in terms of reduced delay and lower power.

Cite This Article:
Show All (MLA | APA | Chicago | Harvard | IEEE | Bibtex)
Share: